Artículo
Heterogeneous Capacitor‐less Two‐transistor Dynamic Random Access Memory Cell with Long Retention Time and High Sensing Current Supporting 5‐Bit Multilevel Operation
Fecha de publicación:
05/2025
Editorial:
Wiley VCH Verlag
Revista:
Physica Status Solidi-rapid Research Letters
ISSN:
1862-6254
Idioma:
Inglés
Tipo de recurso:
Artículo publicado
Clasificación temática:
Resumen
A heterogeneous capacitor-less two-transistor (2T0C) dynamic random accessmemory (DRAM) cell is fabricated, featuring a write transistor with an amorphousindium–gallium–zinc–oxide (a-IGZO) channel and a read transistor with asingle crystal silicon (Si) channel. These transistors are vertically integrated toachieve high integration density. A data retention time of over 4800 s is achieveddue to the wide bandgap of a-IGZO, and a high sensing current of over166 μA μm1 is achieved due to the high mobility of the Si. This high sensingcurrent allows for a short read latency of 1.34 ns and 5-bit multilevel celloperation, the highest reported for 2T0C DRAM cells.
Palabras clave:
transistor
,
analog
,
2t0c
,
memory
Archivos asociados
Licencia
Identificadores
Colecciones
Articulos(SEDE CENTRAL)
Articulos de SEDE CENTRAL
Articulos de SEDE CENTRAL
Citación
Lee, Yonghee; Lee, Seung Yoon; Choi, Jinheon; Ghenzi, Néstor; Han, Joon Kyu; et al.; Heterogeneous Capacitor‐less Two‐transistor Dynamic Random Access Memory Cell with Long Retention Time and High Sensing Current Supporting 5‐Bit Multilevel Operation; Wiley VCH Verlag; Physica Status Solidi-rapid Research Letters; 5-2025; 1-6
Compartir
Altmétricas