Artículo
A 2GS/s 6-bit CMOS time-interleaved ADC for analysis of mixed-signal calibration techniques
Reyes, Benjamín Tomás
; Paulina, Gustavo German; Sanchez, Raul; Mandolesi, Pablo Sergio; Hueda, Mario Rafael
Fecha de publicación:
07/2015
Editorial:
Springer
Revista:
Analog Integrated Circuits And Signal Processing
ISSN:
0925-1030
e-ISSN:
1573-1979
Idioma:
Inglés
Tipo de recurso:
Artículo publicado
Clasificación temática:
Resumen
A 2-GS/s 6-bit time interleaved (TI) successive approximation register (SAR) analog-to-digital converter (ADC) is designed and fabricated in a 0.13 lm CMOS process. The architecture uses 8 time-interleaved track-andhold amplifiers (THA) and 16 asynchronous SAR ADCs. The sampling frequency of the TI-ADC can be set from 200 MHz to more than 2 GHz. The chip includes a programmable delay cell array to adjust up to 25 % the sampling clock phase in each THA, and a multi-channel low voltage differential signaling interface capable of transmitting at full sampling rate (>12 Gb/s), without decimation, off-chip. These blocks make the fabricated ADC an excellent platform to test/evaluate mixed-signal calibration algorithms, which are of great interest for application in high-speed optical systems. Measurements of the fabricated ADC show a peak signal-to-noise-and-distortion ratio of 33.9 dB and a power consumption of 192 mW at 1.2 V.
Archivos asociados
Licencia
Identificadores
Colecciones
Articulos(CCT - CORDOBA)
Articulos de CTRO.CIENTIFICO TECNOL.CONICET - CORDOBA
Articulos de CTRO.CIENTIFICO TECNOL.CONICET - CORDOBA
Citación
Reyes, Benjamín Tomás; Paulina, Gustavo German; Sanchez, Raul; Mandolesi, Pablo Sergio; Hueda, Mario Rafael; A 2GS/s 6-bit CMOS time-interleaved ADC for analysis of mixed-signal calibration techniques; Springer; Analog Integrated Circuits And Signal Processing; 85; 1; 7-2015; 3-16
Compartir
Altmétricas