Artículo
Characteristics of stress-induced defects under positive bias in high-k/InGaAs stacks
Fecha de publicación:
06/2014
Editorial:
American Institute of Physics
Revista:
Applied Physics Letters
ISSN:
0003-6951
Idioma:
Inglés
Tipo de recurso:
Artículo publicado
Clasificación temática:
Resumen
The introduction of InGaAs as a channel material for complementary metal-oxide-semiconductor technology presents major challenges in terms of the characterization of the various defects that affect the performance and reliability. Understanding the generation of defects by constant voltage stresses is crucial in terms of their concentration profiles and energy levels. In particular, we want to understand the real nature of the defects responsible for the dispersion of C-V in strong accumulation. Here, we show that the degradation under positive bias of metal/Al2O3/n-InGaAs capacitors reveals two contributions depending on the temperature that affects the C-V curves in a different way. Based on features of stressed C-V curves, it is possible to estimate the onset point of the distribution of border traps near the midgap condition. The results suggest that these defects are strongly related to the characteristics of the InGaAs substrate.
Palabras clave:
Interface States
,
Iii-V
,
Mos
,
High-K Dielectrics
Archivos asociados
Licencia
Identificadores
Colecciones
Articulos(SEDE CENTRAL)
Articulos de SEDE CENTRAL
Articulos de SEDE CENTRAL
Citación
Palumbo, Félix Roberto Mario; Winter, R.; Krylov, I.; Eizenberg, M.; Characteristics of stress-induced defects under positive bias in high-k/InGaAs stacks; American Institute of Physics; Applied Physics Letters; 104; 6-2014; 1-4
Compartir
Altmétricas