Repositorio Institucional
Repositorio Institucional
CONICET Digital
  • Inicio
  • EXPLORAR
    • AUTORES
    • DISCIPLINAS
    • COMUNIDADES
  • Estadísticas
  • Novedades
    • Noticias
    • Boletines
  • Ayuda
    • General
    • Datos de investigación
  • Acerca de
    • CONICET Digital
    • Equipo
    • Red Federal
  • Contacto
JavaScript is disabled for your browser. Some features of this site may not work without it.
  • INFORMACIÓN GENERAL
  • RESUMEN
  • ESTADISTICAS
 
Artículo

Embedded wireless delay tolerant networks on chips for segmented architectures

Ferreyra, Pablo Alejandro; Capkob, Rubén Danilo; Gomez, Alberto Fabian; Fraire, Juan AndresIcon ; Barrientos, Carlos José
Fecha de publicación: 02/2022
Editorial: Inderscience Publishers
Revista: International Journal of Embedded Systems
ISSN: 1741-1068
e-ISSN: 1741-1076
Idioma: Inglés
Tipo de recurso: Artículo publicado
Clasificación temática:
Ciencias de la Computación

Resumen

Fault-tolerant systems were traditionally based on the use of local redundancies. But currently, network technologies have allowed the emergence of novel distributed alternatives. Among these, disruption tolerant networks (DTNs) are designed to be robust against all sorts of delays and disruptions. DTNs were initially applied in scenarios with long distances and variable interruption intervals between their nodes. Wireless delay tolerant networks on chips (WDTNOCs) have been recently introduced as an enabling technology that can inherit some DTNs characteristics while improving embedded systems dependability. This work presents new results regarding ´hop counts´ and ´end to end delays´ for linear-shaped WDTNOCs under parametric transient fault scenarios. Extensive simulation results demonstrate that it is also possible to improve system´s performance and graceful degradation characteristics. Feasibility aspects regarding the required buffer sizes are also addressed. Finally, as an important application possibility, it is shown how the so-called segmented architectures can directly benefit from embedded WDTNOCs.
Palabras clave: DELAY TOLERANT NETWORKS , DEPENDABILITY IMPROVEMENT , GRACEFUL DEGRADATION , PERFORMANCE IMPROVEMENT , SEGMENTED ARCHITECTURES , TRANSIENT FAULTS , WIRELESS NETWORKS ON CHIPS
Ver el registro completo
 
Archivos asociados
Tamaño: 1.238Mb
Formato: PDF
.
Solicitar
Licencia
info:eu-repo/semantics/restrictedAccess Excepto donde se diga explícitamente, este item se publica bajo la siguiente descripción: Creative Commons Attribution-NonCommercial-ShareAlike 2.5 Unported (CC BY-NC-SA 2.5)
Identificadores
URI: http://hdl.handle.net/11336/164056
DOI: http://dx.doi.org/10.1504/IJES.2021.121087
URL: https://www.inderscienceonline.com/doi/abs/10.1504/IJES.2021.121087
Colecciones
Articulos(CCT - CORDOBA)
Articulos de CTRO.CIENTIFICO TECNOL.CONICET - CORDOBA
Citación
Ferreyra, Pablo Alejandro; Capkob, Rubén Danilo; Gomez, Alberto Fabian; Fraire, Juan Andres; Barrientos, Carlos José; Embedded wireless delay tolerant networks on chips for segmented architectures; Inderscience Publishers; International Journal of Embedded Systems; 14; 6; 2-2022; 578-591
Compartir
Altmétricas
 

Enviar por e-mail
Separar cada destinatario (hasta 5) con punto y coma.
  • Facebook
  • X Conicet Digital
  • Instagram
  • YouTube
  • Sound Cloud
  • LinkedIn

Los contenidos del CONICET están licenciados bajo Creative Commons Reconocimiento 2.5 Argentina License

https://www.conicet.gov.ar/ - CONICET

Inicio

Explorar

  • Autores
  • Disciplinas
  • Comunidades

Estadísticas

Novedades

  • Noticias
  • Boletines

Ayuda

Acerca de

  • CONICET Digital
  • Equipo
  • Red Federal

Contacto

Godoy Cruz 2290 (C1425FQB) CABA – República Argentina – Tel: +5411 4899-5400 repositorio@conicet.gov.ar
TÉRMINOS Y CONDICIONES