Artículo
Middleton Class A Noise Median Estimator: FPGA and Software Implementation
Rabioglio, Lucas Andrés; Cebedio, Maria Celeste; Arnone, Leonardo Jose; de Micco, Luciana
; Castiñeira Moreira, Jorge


Fecha de publicación:
01/2024
Editorial:
Institute of Electrical and Electronics Engineers
Revista:
IEEE Embedded Systems Letters
ISSN:
1943-0663
e-ISSN:
1943-0671
Idioma:
Inglés
Tipo de recurso:
Artículo publicado
Clasificación temática:
Resumen
This letter focuses on the field-programmable gate array (FPGA) implementation of a Class A Middleton noise estimator, aiming to enhance its efficiency and performance. The inherent algorithm of the estimator undergoes strategic enhancements, leveraging median approximations. This endeavor leads to the development of a more streamlined and expeditious architecture. The research not only introduces the refined architecture but also conducts a comparative analysis of its attributes. The outcomes of this investigation show the benefits of algorithmic optimization, as the execution times achieved in hardware significantly surpass those attainable through software-based implementation. This underscores the practicality of the algorithmic refinement and also the notable advantages of the FPGA-based execution in terms of computational speed.
Palabras clave:
VLSI ARCHITECTURES
,
ESTIMATOR
,
FPGA
,
COGNITIVE RADIO
,
CLASS A MIDDLETON NOISE
Archivos asociados
Licencia
Identificadores
Colecciones
Articulos(ICYTE)
Articulos de INSTITUTO DE INVESTIGACIONES CIENTIFICAS Y TECNOLOGICAS EN ELECTRONICA
Articulos de INSTITUTO DE INVESTIGACIONES CIENTIFICAS Y TECNOLOGICAS EN ELECTRONICA
Citación
Rabioglio, Lucas Andrés; Cebedio, Maria Celeste; Arnone, Leonardo Jose; de Micco, Luciana; Castiñeira Moreira, Jorge; Middleton Class A Noise Median Estimator: FPGA and Software Implementation; Institute of Electrical and Electronics Engineers; IEEE Embedded Systems Letters; 16; 3; 1-2024; 275-278
Compartir
Altmétricas