Mostrar el registro sencillo del ítem

dc.contributor.author
Crivelli, Diego Ernesto  
dc.contributor.author
Hueda, Mario Rafael  
dc.contributor.author
Carrer, Hugo Felipe  
dc.contributor.author
Del Barco, Martín  
dc.contributor.author
López, Ramiro  
dc.contributor.author
Gianni, Pablo  
dc.contributor.author
Finochietto, Jorge Manuel  
dc.contributor.author
Swenson, Norm  
dc.contributor.author
Voois, Paul  
dc.contributor.author
Agazzi, Oscar Ernesto  
dc.date.available
2017-09-20T20:20:00Z  
dc.date.issued
2013-10  
dc.identifier.citation
Crivelli, Diego Ernesto; Hueda, Mario Rafael; Carrer, Hugo Felipe; Del Barco, Martín; López, Ramiro; et al.; Architecture of a single-chip 50 gb/s DP-QPSK/BPSK transceiver with electronic dispersion compensation for coherent optical channels; Institute of Electrical and Electronics Engineers; IEEE Transactions On Circuits And Systems I-regular Papers; 61; 4; 10-2013; 1012-1025  
dc.identifier.issn
1549-8328  
dc.identifier.uri
http://hdl.handle.net/11336/24762  
dc.description.abstract
The architecture of a single-chip dual-polarization QPSK/BPSK 50 Gigabits per second (Gb/s) DSP-based transceiver for coherent optical communications is presented. The receiver compensates the chromatic dispersion (CD) of more than 3,500 km of standard single-mode fiber using a frequency-domain equalizer. A time-domain four-dimensional MIMO transversal equalizer compensates up to 200 ps of differential group delay (DGD) and 8000 ps of second-order polarization-mode dispersion (SOPMD). Other key DSP functions of the receiver include carrier and timing recovery, automatic gain control, channel diagnostics, etc. A novel low-latency parallel-processing carrier recovery implementation which is robust in the presence of laser phase noise and frequency jitter is proposed. The chip integrates the transmitter, receiver, framer and host interface functions and features a 4-channel 25 Gs/s 6-bit ADC with a figure of merit (FOM) of 0.4 pJ/conversion. Each ADC channel is based on an 8-way interleaved flash architecture. The DSP uses a 16-way parallel processing architecture. Extensive measurement results are presented which confirm the design targets. Measured optical signal-to-noise ratio (OSNR) penalty when compensating 200 ps DGD and 8000 ps is 0.1 dB, while OSNR penalty when compensating 55 ns/nm CD (corresponding to 3,500 km of standard single-mode fiber) is 0.5 dB.  
dc.format
application/pdf  
dc.language.iso
eng  
dc.publisher
Institute of Electrical and Electronics Engineers  
dc.rights
info:eu-repo/semantics/openAccess  
dc.rights.uri
https://creativecommons.org/licenses/by-nc-sa/2.5/ar/  
dc.subject
Optical Communications  
dc.subject
Digital Architectures  
dc.subject
Digital Signal Processing  
dc.subject
Coherent Detection  
dc.subject.classification
Ingeniería de Sistemas y Comunicaciones  
dc.subject.classification
Ingeniería Eléctrica, Ingeniería Electrónica e Ingeniería de la Información  
dc.subject.classification
INGENIERÍAS Y TECNOLOGÍAS  
dc.title
Architecture of a single-chip 50 gb/s DP-QPSK/BPSK transceiver with electronic dispersion compensation for coherent optical channels  
dc.type
info:eu-repo/semantics/article  
dc.type
info:ar-repo/semantics/artículo  
dc.type
info:eu-repo/semantics/publishedVersion  
dc.date.updated
2017-09-13T14:17:10Z  
dc.journal.volume
61  
dc.journal.number
4  
dc.journal.pagination
1012-1025  
dc.journal.pais
Estados Unidos  
dc.description.fil
Fil: Crivelli, Diego Ernesto. Universidad Nacional de Córdoba; Argentina. Consejo Nacional de Investigaciones Científicas y Técnicas; Argentina. ClariPhy; Argentina  
dc.description.fil
Fil: Hueda, Mario Rafael. Universidad Nacional de Córdoba; Argentina. Consejo Nacional de Investigaciones Científicas y Técnicas; Argentina. ClariPhy; Argentina  
dc.description.fil
Fil: Carrer, Hugo Felipe. Universidad Nacional de Córdoba; Argentina. Consejo Nacional de Investigaciones Científicas y Técnicas; Argentina. ClariPhy; Argentina  
dc.description.fil
Fil: Del Barco, Martín. ClariPhy; Argentina  
dc.description.fil
Fil: López, Ramiro. ClariPhy; Argentina  
dc.description.fil
Fil: Gianni, Pablo. Universidad Nacional de Córdoba; Argentina. Consejo Nacional de Investigaciones Científicas y Técnicas; Argentina  
dc.description.fil
Fil: Finochietto, Jorge Manuel. Universidad Nacional de Córdoba; Argentina. Consejo Nacional de Investigaciones Científicas y Técnicas; Argentina  
dc.description.fil
Fil: Swenson, Norm. ClariPhy Communications; Estados Unidos  
dc.description.fil
Fil: Voois, Paul. ClariPhy Communications; Estados Unidos  
dc.description.fil
Fil: Agazzi, Oscar Ernesto. ClariPhy Communications; Estados Unidos  
dc.journal.title
IEEE Transactions On Circuits And Systems I-regular Papers  
dc.relation.alternativeid
info:eu-repo/semantics/altIdentifier/doi/http://dx.doi.org/10.1109/TCSI.2013.2283673  
dc.relation.alternativeid
info:eu-repo/semantics/altIdentifier/url/http://ieeexplore.ieee.org/document/6632985/