Artículo
Low Power 18-Bit PWM with 41 ps Resolution in 130-nm CMOS
Fecha de publicación:
03/2022
Editorial:
Institute of Electrical and Electronics Engineers
Revista:
IEEE Transactions on Circuits and Systems II: Express Briefs
ISSN:
1549-7747
Idioma:
Inglés
Tipo de recurso:
Artículo publicado
Clasificación temática:
Resumen
The design and evaluation of a new hybrid architecture for digital pulse-width modulation (DPWM) are presented in this brief. This scheme uses a counter-based module to obtain the coarse adjustment of the duty cycle and a pulse former with a delay-line approach for fine-tuning. The latter employs fewer delay stages than other schemes by using the propagation delay of the multi-bit tunable delay elements as part of the desired pulse width variation. Our delay element provides very good linearity with the capability to compensate for deviations in the digital-to-time conversion. The prototype fabricated in a standard 130-nm CMOS process has 18 bits resolution (an 8-bit counter combined with a 10-bit delay-line-based pulse former), and low-power consumption when it operates with switching frequencies from 100 kHz to 1 MHz and a clock frequency of 17 MHz. Comparison with other recent alternatives in the literature is also provided.
Archivos asociados
Licencia
Identificadores
Colecciones
Articulos(IIIE)
Articulos de INST.DE INVEST.EN ING.ELECTRICA "A.DESAGES"
Articulos de INST.DE INVEST.EN ING.ELECTRICA "A.DESAGES"
Citación
Morales, Juan Ignacio; Chierchie, Fernando; Mandolesi, Pablo Sergio; Paolini, Eduardo Emilio; Low Power 18-Bit PWM with 41 ps Resolution in 130-nm CMOS; Institute of Electrical and Electronics Engineers; IEEE Transactions on Circuits and Systems II: Express Briefs; 69; 3; 3-2022; 1597-1601
Compartir
Altmétricas