Mostrar el registro sencillo del ítem

dc.contributor.author
Oliva, Matias Javier  
dc.contributor.author
Arias García, Pablo Andrés  
dc.contributor.author
Spinelli, Enrique Mario  
dc.contributor.author
Veiga, Alejandro Luis  
dc.date.available
2022-10-11T10:53:20Z  
dc.date.issued
2021-11-03  
dc.identifier.citation
Oliva, Matias Javier; Arias García, Pablo Andrés; Spinelli, Enrique Mario; Veiga, Alejandro Luis; SoC-FPGA systems for the acquisition and processing of electroencephalographic signals; Institute of Advanced Engineering and Science; International Journal of Reconfigurable and Embedded Systems; 10; 3; 3-11-2021; 237-248  
dc.identifier.issn
2089-4864  
dc.identifier.uri
http://hdl.handle.net/11336/172356  
dc.description.abstract
Real-time acquisition and processing of electroencephalographic signals have promising applications in the implementation of brain-computer interfaces. These devices allow the user to control a device without performing motor actions, and are usually made up of a biopotential acquisition stage and a personal computer (PC). This structure is very flexible and appropriate for research, but for final users it is necessary to migrate to an embedded system, eliminating the PC from the scheme. The strict real-time processing requirements of such systems justify the choice of a system on a chip field-programmable gate arrays (SoC-FPGA) for its implementation. This article proposes a platform for the acquisition and processing of electroencephalographic signals using this type of device, which combines the parallelism and speed capabilities of an FPGA with the simplicity of a general-purpose processor on a single chip. In this scheme, the FPGA is in charge of the real-time operation, acquiring and processing the signals, while the processor solves the high-level tasks, with the interconnection between processing elements solved by buses integrated into the chip. The proposed scheme was used to implement a brain-computer interface based on steady-state visual evoked potentials, which was used to command a speller. The first tests of the system show that a selection time of 5 seconds per command can be achieved. The time delay between the user’s selection and the system response has been estimated at 343 µs.  
dc.format
application/pdf  
dc.language.iso
eng  
dc.publisher
Institute of Advanced Engineering and Science  
dc.rights
info:eu-repo/semantics/openAccess  
dc.rights.uri
https://creativecommons.org/licenses/by-sa/2.5/ar/  
dc.subject
BIOPOTENTIALS  
dc.subject
BRAIN-COMPUTER INTERFACES  
dc.subject
DIGITAL SYSTEMS DESIGN  
dc.subject
SOC-FPGA SYSTEMS  
dc.subject
STEADY-STATE EVOKED POTENTIALS  
dc.subject.classification
Ingeniería Eléctrica y Electrónica  
dc.subject.classification
Ingeniería Eléctrica, Ingeniería Electrónica e Ingeniería de la Información  
dc.subject.classification
INGENIERÍAS Y TECNOLOGÍAS  
dc.title
SoC-FPGA systems for the acquisition and processing of electroencephalographic signals  
dc.type
info:eu-repo/semantics/article  
dc.type
info:ar-repo/semantics/artículo  
dc.type
info:eu-repo/semantics/publishedVersion  
dc.date.updated
2022-09-07T14:00:21Z  
dc.journal.volume
10  
dc.journal.number
3  
dc.journal.pagination
237-248  
dc.journal.pais
Estados Unidos  
dc.description.fil
Fil: Oliva, Matias Javier. Consejo Nacional de Investigaciones Científicas y Técnicas. Centro Científico Tecnológico Conicet - La Plata. Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales. Universidad Nacional de La Plata. Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales; Argentina  
dc.description.fil
Fil: Arias García, Pablo Andrés. Consejo Nacional de Investigaciones Científicas y Técnicas. Centro Científico Tecnológico Conicet - La Plata. Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales. Universidad Nacional de La Plata. Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales; Argentina  
dc.description.fil
Fil: Spinelli, Enrique Mario. Consejo Nacional de Investigaciones Científicas y Técnicas. Centro Científico Tecnológico Conicet - La Plata. Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales. Universidad Nacional de La Plata. Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales; Argentina  
dc.description.fil
Fil: Veiga, Alejandro Luis. Consejo Nacional de Investigaciones Científicas y Técnicas. Centro Científico Tecnológico Conicet - La Plata. Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales. Universidad Nacional de La Plata. Instituto de Investigaciones en Electrónica, Control y Procesamiento de Señales; Argentina  
dc.journal.title
International Journal of Reconfigurable and Embedded Systems  
dc.relation.alternativeid
info:eu-repo/semantics/altIdentifier/doi/http://dx.doi.org/10.11591/ijres.v10.i3.pp237-248  
dc.relation.alternativeid
info:eu-repo/semantics/altIdentifier/url/https://ijres.iaescore.com/index.php/IJRES/article/view/20359