Repositorio Institucional
Repositorio Institucional
CONICET Digital
  • Inicio
  • EXPLORAR
    • AUTORES
    • DISCIPLINAS
    • COMUNIDADES
  • Estadísticas
  • Novedades
    • Noticias
    • Boletines
  • Ayuda
    • General
    • Datos de investigación
  • Acerca de
    • CONICET Digital
    • Equipo
    • Red Federal
  • Contacto
JavaScript is disabled for your browser. Some features of this site may not work without it.
  • INFORMACIÓN GENERAL
  • RESUMEN
  • ESTADISTICAS
 
Artículo

Modelling, simulation and code generation for electronic railway interlocking systems

Ghignone, Ramiro Adrian; Falco, Cristian Federico; Larosa, Facundo Santiago; Mendes Gouveia, Hernan Pablo; Chang, Leandro Alejandro; Menéndez, Martín NicolásIcon ; Lutenberg, ArielIcon
Fecha de publicación: 01/2021
Editorial: Institute of Electrical and Electronics Engineers
Revista: IEEE Latin America Transactions
e-ISSN: 1548-0992
Idioma: Inglés
Tipo de recurso: Artículo publicado
Clasificación temática:
Sistemas de Automatización y Control

Resumen

Electronic railway interlockings are critical embedded systems which control the safe operation of train signals. Due to the broad variety of railway network topologies and the high functional safety level required, a flexible solution is needed, capable of taking formal requirements and implementing them accordingly to the required application. The scope of this work is to present an approach in which an automatic code generator transforms the control tables which describe the interlocking logic into functional units written in different programming languages like C or VHDL. The generated code allows its implementation in an embedded system based in a FPGA or a microcontroller. In addition, the project contains a graphical user interface to draw and simulate the behavior of the generated model for verification purposes. The developed tool comprises the entire design flow for interlocking systems and presentes several advantages when compared to previous works.
Palabras clave: AUTOMATIC CODE GENERATION , CRITICAL SYSTEMS , FPGA , FUNCTIONAL SAFETY , OBJECT ORIENTED PROGRAMMING , RAILWAY INTERLOCKING
Ver el registro completo
 
Archivos asociados
Tamaño: 1.131Mb
Formato: PDF
.
Solicitar
Licencia
info:eu-repo/semantics/restrictedAccess Excepto donde se diga explícitamente, este item se publica bajo la siguiente descripción: Creative Commons Attribution-NonCommercial-ShareAlike 2.5 Unported (CC BY-NC-SA 2.5)
Identificadores
URI: http://hdl.handle.net/11336/164757
DOI: http://dx.doi.org/10.1109/TLA.2021.9423859
URL: https://ieeexplore.ieee.org/document/9423859
Colecciones
Articulos(SEDE CENTRAL)
Articulos de SEDE CENTRAL
Citación
Ghignone, Ramiro Adrian; Falco, Cristian Federico; Larosa, Facundo Santiago; Mendes Gouveia, Hernan Pablo; Chang, Leandro Alejandro; et al.; Modelling, simulation and code generation for electronic railway interlocking systems; Institute of Electrical and Electronics Engineers; IEEE Latin America Transactions; 19; 1; 1-2021; 155-162
Compartir
Altmétricas
 

Enviar por e-mail
Separar cada destinatario (hasta 5) con punto y coma.
  • Facebook
  • X Conicet Digital
  • Instagram
  • YouTube
  • Sound Cloud
  • LinkedIn

Los contenidos del CONICET están licenciados bajo Creative Commons Reconocimiento 2.5 Argentina License

https://www.conicet.gov.ar/ - CONICET

Inicio

Explorar

  • Autores
  • Disciplinas
  • Comunidades

Estadísticas

Novedades

  • Noticias
  • Boletines

Ayuda

Acerca de

  • CONICET Digital
  • Equipo
  • Red Federal

Contacto

Godoy Cruz 2290 (C1425FQB) CABA – República Argentina – Tel: +5411 4899-5400 repositorio@conicet.gov.ar
TÉRMINOS Y CONDICIONES