Artículo
Multibit-RRAM readout circuits based on non-balanced inverters
Fecha de publicación:
12/2020
Editorial:
Elsevier
Revista:
Microelectronics Journal
ISSN:
0026-2692
Idioma:
Inglés
Tipo de recurso:
Artículo publicado
Clasificación temática:
Resumen
The demand for electronic memories with increasing storage capabilities is always on the rise. Increasing the information density in the same silicon area is a desirable feature, making fast multilevel resistive switching devices a promising candidate. It is thus necessary to design writing and readout circuits that are able to take advantage of the technology’s features. In this work, two multibit readout circuits based on non-balanced inverter are presented. The first one is a simple and size reduced flash-type ADC made of inverters, while the second one is a counter-type ADC circuit. Simulations were performed in 0.18 µm CMOS technology using a memristor model extracted from bibliography in order to analyze and compare functionality, power consumption and speed access. The resulting reading time is lower than 1.5 ns for the flash-type ADC and 12 ns for the countertype ADC. Regarding layout area , the core circuit of the first architecture was implemented in 165 µm2 and the second in 798 µm2 .
Archivos asociados
Licencia
Identificadores
Colecciones
Articulos (ICIFI)
Articulos de INSTITUTO DE CIENCIAS FISICAS
Articulos de INSTITUTO DE CIENCIAS FISICAS
Citación
Sanca, Gabriel Andrés; García Inza, Mariano Andrés; Golmar, Federico; Multibit-RRAM readout circuits based on non-balanced inverters; Elsevier; Microelectronics Journal; 108; 12-2020; 1-9
Compartir
Altmétricas