Repositorio Institucional
Repositorio Institucional
CONICET Digital
  • Inicio
  • EXPLORAR
    • AUTORES
    • DISCIPLINAS
    • COMUNIDADES
  • Estadísticas
  • Novedades
    • Noticias
    • Boletines
  • Ayuda
    • General
    • Datos de investigación
  • Acerca de
    • CONICET Digital
    • Equipo
    • Red Federal
  • Contacto
JavaScript is disabled for your browser. Some features of this site may not work without it.
  • INFORMACIÓN GENERAL
  • RESUMEN
  • ESTADISTICAS
 
Artículo

A high‐resolution all‐digital pulse‐width modulator architecture with a tunable delay element in CMOS

Morales, Juan IgnacioIcon ; Chierchie, FernandoIcon ; Mandolesi, Pablo Sergio; Paolini, Eduardo Emilio
Fecha de publicación: 27/04/2020
Editorial: John Wiley & Sons Ltd
Revista: International Journal Of Circuit Theory And Applications
ISSN: 0098-9886
Idioma: Inglés
Tipo de recurso: Artículo publicado
Clasificación temática:
Ingeniería Eléctrica y Electrónica

Resumen

A design for an all-digital high-resolution pulse-width modulator (HRPWM) architecture is presented in this work. The architecture is based on a novel digitally controlled delay element that combines two different approaches, achieving a variable time interval up to 54 ps, and adjustable against process, voltage, and temperature (PVT) variations. The proposed system uses several delay elements with a counter-based digital pulse-width modulator (DPWM) in a hybrid configuration, which allows to obtain duty cycles with 18-bit resolution without using a high-frequency internal clock and maintaining a low power dissipation. The HRPWM was implemented in a standard low-cost 130-nm CMOS technology, together with a memory used to store the duty cycles, and a serial communication module. Post layout simulation results show good linearity between the control word and the duty cycle in all the range. The chip can be fine tuned to improve its performance using the calibration capabilities of the architecture. The analysis includes a comparison with another state-of-art HRPWMs showing the advantages of the proposed approach.
Palabras clave: DELAY LINE , HIGH RESOLUTION , PWM , CMOS
Ver el registro completo
 
Archivos asociados
Tamaño: 4.423Mb
Formato: PDF
.
Solicitar
Licencia
info:eu-repo/semantics/restrictedAccess Excepto donde se diga explícitamente, este item se publica bajo la siguiente descripción: Creative Commons Attribution-NonCommercial-ShareAlike 2.5 Unported (CC BY-NC-SA 2.5)
Identificadores
URI: http://hdl.handle.net/11336/109880
URL: https://onlinelibrary.wiley.com/doi/abs/10.1002/cta.2803
DOI: http://dx.doi.org/10.1002/cta.2803
Colecciones
Articulos(IIIE)
Articulos de INST.DE INVEST.EN ING.ELECTRICA "A.DESAGES"
Citación
Morales, Juan Ignacio; Chierchie, Fernando; Mandolesi, Pablo Sergio; Paolini, Eduardo Emilio; A high‐resolution all‐digital pulse‐width modulator architecture with a tunable delay element in CMOS; John Wiley & Sons Ltd; International Journal Of Circuit Theory And Applications; 27-4-2020; 17
Compartir
Altmétricas
 

Enviar por e-mail
Separar cada destinatario (hasta 5) con punto y coma.
  • Facebook
  • X Conicet Digital
  • Instagram
  • YouTube
  • Sound Cloud
  • LinkedIn

Los contenidos del CONICET están licenciados bajo Creative Commons Reconocimiento 2.5 Argentina License

https://www.conicet.gov.ar/ - CONICET

Inicio

Explorar

  • Autores
  • Disciplinas
  • Comunidades

Estadísticas

Novedades

  • Noticias
  • Boletines

Ayuda

Acerca de

  • CONICET Digital
  • Equipo
  • Red Federal

Contacto

Godoy Cruz 2290 (C1425FQB) CABA – República Argentina – Tel: +5411 4899-5400 repositorio@conicet.gov.ar
TÉRMINOS Y CONDICIONES